# COMP ENG 2DI4 Digital Logic

## Lab 3: Programmable Logic

Due date: Friday, November 8th, 2021 Submitted By: Jil Shah Shiy Thakar

As a future member of the engineering profession, the student is responsible for performing the required work in an honest manner, without plagiarism and cheating. Submitting this work with my name and student number is a statement and understanding that this work is my own and adheres to the Academic Integrity Policy of McMaster University and the Code of Conduct of the Professional Engineers of Ontario.

Submitted by: Jil Shah, Shiv Thakar

## **Pre-Laboratory Preparation**

1. Review the Quartus II Introduction file specified in section Resources -item 3. Complete the outlined example for the light controller circuit (an XOR circuit). Implement the model as Schematic Capture. Provide an annotated screen capture of your successful functional simulation. The annotation should show the relation between each input combination and respective output.[10 marks]



Figure 1: The light controller circuit and truth table

#### **Circuit**



Figure 2: The schematic circuit built in Quartus

#### **Simulation Results**

The simulation tests for all possible cases.



Figure 3: Simulation results with annotations for the light controller circuit.

2. Study the data sheet for the seven-segment display (MAN34x0A,36x0A,38x0A,70A). Design a minimized combinational logic circuit that takes a 2-bit binary code and drives the display to show the decimal equivalent (e.g., 00 = 0, 01 = 1, 10= 2, 11 = 3). Carefully note the required input to the seven-segment-display to light an individual segment. Show your design steps. Describe the resultant design using a Verilog modelling method of your choice. [10 mark]

Truth Table (an active HI was implemented)

| X | Y | A | В | C | D | Е | F | G |
|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |

Table 1: Truth Table for a 2-input Seven-Segment-Display

#### K-map



Figure 4: K-map for the 2-input Seven-Segment-Display

### **Circuit**



Figure 5: Circuit built in Quartus for the 2-input Seven-Segment-Display **Simulation Results** 



Figure 6: Simulation results with annotations for the 2-input Seven-Segment-Display

## 3.5.1: The Lamp Controller in HDL

### Truth Table

| x | у | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

Table 2: Truth table for the lamp controller

## Verilog HDL Code

Placed in the appendix.

### Simulation Results



Figure 7: Simulation Results with annotations for the lamp controller

## Description

Using the Vector Waveform file in Quartus II, we set the inputs (x1 and x2) to different binary values, so we can see if we are getting the proper output (f). Compared to the truth table we verified that our Verilog HDL code was correct.

## 3.5.2: 3-to-8 Decoder in HDL

## Truth Table

| x | у | Z | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

Table 3: Truth Table for the 3-to-8 Decoder

## Verilog HDL Code

Placed in the appendix.

### **Simulation Results**



Figure 8: Simulation results and annotations of the 3-to-8 decoder

## Description

After reviewing the truth table, we wrote a Verilog HDL code that describes a 3-to-8 bit decoder. To verify that the code is correct, a simulation was used to test different inputs to give different outputs. We then compared the simulation to our original truth table and therefore, we can confirm that the Verilog HDL code describes the right circuit.

## 3.5.3 "Programming" 3-to-8 Line Decoder

### Circuit



Figure 9: Circuit of the 3-to-8 Decoder, Full Adder

## **Circuit Simulation**



Figure 10: Simulation results and annotations of the 3-to-8 Decoder, Full Adder

### Truth Table

| x | у | Z | F1 (Sum) | F2 (carry-out) |
|---|---|---|----------|----------------|
| 0 | 0 | 0 | 0        | 0              |
| 0 | 0 | 1 | 0        | 1              |
| 0 | 1 | 0 | 0        | 1              |
| 0 | 1 | 1 | 1        | 0              |
| 1 | 0 | 0 | 0        | 1              |
| 1 | 0 | 1 | 1        | 0              |
| 1 | 1 | 0 | 1        | 0              |
| 1 | 1 | 1 | 1        | 1              |

Table 4: Truth table for 3-to-8 Decoder for Full Adder

## Verilog HDL Code

Placed in the appendix.

### Simulation Results



Figure 11: Simulation results and annotations of the 3-to-8 decoder (verilog), full adder.

## Description

After reviewing the truth table, we wrote a Verilog HDL code that describes a 3-to-8 bit decoder with Full Adder. To verify that the code is correct, a simulation was used to test different inputs to give different outputs. We then compared the simulation to our original truth table and therefore, we can confirm that the Verilog HDL code describes the right circuit.

## 3.5.4 Binary to Hexadecimal Display Driver in HDL

### Truth Table

|   | w | x | у | z | a | b | c | d | e | f | g |
|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 2 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 3 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 4 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 5 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |

| 6     | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
|-------|---|---|---|---|---|---|---|---|---|---|---|
| 7     | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 8     | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9     | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| A=10  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| b=11  | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| C =12 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| d=13  | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| E=14  | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| F=15  | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |

Table 5: Truth table for the binary to hexadecimal display driver

## K-Map Minimization



Figure 12: K-map Simplification of the binary to hexadecimal display driver

## Verilog HDL

Placed in the appendix.

### Simulation Results



Figure 13: Simulation results and annotations of the binary to hexadecimal display driver

## Description

After reviewing the truth table, we wrote a Verilog HDL code that describes a 4-to-7 bit decoder using a hexadecimal display. We used the truth table to create multiple K-Maps to determine the minimized boolean expression for each segment in the 7-segment display. These expressions were used to develop the Verilog HDL code to describe the circuit. To verify that the code is correct, a simulation was used to test different inputs to give different outputs. We then compared the simulation to our original truth table and therefore, we can confirm that the Verilog HDL code describes the right circuit.

## Appendix

Figure A1: Code entry for the Lamp Controller in 3.5.1

```
//Shiv Thakar, thakas4
      //Jil Shah, Shahj29
 2
 3
 4
    module decoder( x,y,z,D0,D1,D2,D3,D4,D5,D6,D7);
 5
          input x, y, z;
 6
          output D0, D1, D2, D3, D4, D5, D6, D7;
 7
          assign D0 = ~x & ~y & ~z ;
 8
          assign D1 = ~x & ~y & z ;
 9
          assign D2 = ~x & y & ~z ;
10
          assign D3 = ~x & y & z ;
          assign D4 = x & ~v & ~z ;
11
12
          assign D5 = x & ~y & z ;
13
          assign D6 = x & y & ~z ;
14
          assign D7 = x & y & z;
      endmodule
15
```

Figure A2: Code entry for the 3-to-8 Decoder in 3.5.2

```
1
      //Shiv Thakar, thakas4
 2
       //Jil Shah, Shahj29
 3
 4
     module decoder(x,y,z,Out_0,Out_1,Out_2,Out_3,Out_5,Out_6,Out_7,enable_0,enable_1,enable_2,F1,F2);
           input x,y,z,enable_0,enable_1,enable_2;
           output Out 0,Out 1,Out 2,Out 3,Out 4,Out 5,Out 6,Out 7,F1,F2;
 6
           assign Out_0 = ~x & ~y & ~z;
assign Out_1 = ~x & ~y & z;
 7
 8
           assign Out_2 = ~x & y & ~z ;
 9
10
           assign Out 3 = ~x & y & z ;
           assign Out4 = x & \sim y & \sim z;
11
           assign Out_5 = x & \sim y & z;
12
13
           assign Out 6 = x & y & ~z ;
           assign Out_7 = x & y & z;
assign F1 = Out_1 | Out_2 | Out_4 | Out_7;
14
15
           assign F2 = Out_3 | Out_5 |Out_6 |Out_7;
16
17 endmodule
```

Figure A3: Code entry for the 3-to-8 Decoder, full adder in 3.5.3

```
//Shiv Thakar, thakas4
 1
 2
     //Jil Shah, Shahj29
 3
 4
    module light(w,x,y,z,Fa,Fb,Fc,Fd,Fe,Ff,Fg);
 5
         input w,x,y,z;
 6
         output Fa, Fb, Fc, Fd, Fe, Ff, Fg;
 7
         assign Fa = ~w&~x&~y&z | ~w&x&~y&~z | w&x&~y&z | w&~x&y&z;
 8
         assign Fb = w&x&~z | w&y&z | x&y&~z | ~w&x&~y&z;
9
         assign Fc = w&x&y | w&x&~z | ~w&~x&y&~z;
10
         assign Fd = x&y&z | ~x&~y&z | ~w&x&~y&~z |w&~x&y&~z;
11
          assign Fe = ~w&z | ~w&x&~y | ~x&~y&z;
12
          assign Ff = ~w&~x&z | ~w&~x&y | ~w&y&z | w&x&~y&z;
13
          assign Fg = ~w&~x&~y |~w&x&y&z | w&x&~y&~z;
14
     endmodule
```

Figure A4: Code entry for the binary to hexadecimal display driver in 3.5.4